1. Home
  2. Computer Science and IT E...

Filters

Found 2 Questions

Set Default
Subjects
Topics

List of top Computer Science and IT Engineering Questions on Operating Systems

Given a computing system with two levels of cache (L1 and L2) and a main memory. The first level (L1) cache access time is 1 nanosecond (ns) and the “hit rate” for L1 cache is 90% while the processor is accessing the data from L1 cache. Whereas, for the second level (L2) cache, the “hit rate” is 80% and the “miss penalty” for transferring data from L2 cache to L1 cache is 10 ns. The “miss penalty” for the data to be transferred from main memory to L2 cache is 100 ns. Then the average memory access time in this system in nanoseconds is ___________ . (rounded off to one decimal place)
  • GATE CS - 2025
  • GATE CS
  • Computer Science and IT Engineering
  • Operating Systems
A 5-stage instruction pipeline has stage delays of 180, 250, 150, 170, and 250, respectively, in nanoseconds. The delay of an inter-stage latch is 10 nanoseconds. Assume that there are no pipeline stalls due to branches and other hazards. The time taken to process 1000 instructions in microseconds is ___________ . (rounded off to two decimal places)
  • GATE CS - 2025
  • GATE CS
  • Computer Science and IT Engineering
  • Operating Systems
contact us
terms & conditions
Privacy & Policy
© 2026 Patronum Web Private Limited